完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, Chien-Hung | en_US |
dc.contributor.author | Chen, Wei-Zen | en_US |
dc.date.accessioned | 2014-12-08T15:35:18Z | - |
dc.date.available | 2014-12-08T15:35:18Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4673-4743-3 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/23933 | - |
dc.description.abstract | A low power, small form factor, cyclic ADC is proposed. By replacing the MDAC with an open loop residual amplifier, it relaxes the gain bandwidth requirement of the operational amplifier to save power. The residual amplifier is background calibrated without extra replica to avoid performance mismatches, and also save area and power. Timing reschedule scheme is proposed for each conversion step to accelerate conversion speed. At 10 MS/s operation, the corresponding FOM is 0.45pJ/conv.-step. Fabricated in a 85nm CMOS technology, the chip size is 0.077mm(2). | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Cyclic ADC | en_US |
dc.subject | Residual Amplifier | en_US |
dc.subject | Background Calibration | en_US |
dc.title | A 10Bit, 10MS/s, Low Power Cyclic ADC | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT) | en_US |
dc.citation.spage | 155 | en_US |
dc.citation.epage | 158 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000332028500039 | - |
顯示於類別: | 會議論文 |