完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChen, Chien-Hungen_US
dc.contributor.authorChen, Wei-Zenen_US
dc.date.accessioned2014-12-08T15:35:18Z-
dc.date.available2014-12-08T15:35:18Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4673-4743-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/23933-
dc.description.abstractA low power, small form factor, cyclic ADC is proposed. By replacing the MDAC with an open loop residual amplifier, it relaxes the gain bandwidth requirement of the operational amplifier to save power. The residual amplifier is background calibrated without extra replica to avoid performance mismatches, and also save area and power. Timing reschedule scheme is proposed for each conversion step to accelerate conversion speed. At 10 MS/s operation, the corresponding FOM is 0.45pJ/conv.-step. Fabricated in a 85nm CMOS technology, the chip size is 0.077mm(2).en_US
dc.language.isoen_USen_US
dc.subjectCyclic ADCen_US
dc.subjectResidual Amplifieren_US
dc.subjectBackground Calibrationen_US
dc.titleA 10Bit, 10MS/s, Low Power Cyclic ADCen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT)en_US
dc.citation.spage155en_US
dc.citation.epage158en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000332028500039-
顯示於類別:會議論文