完整後設資料紀錄
DC 欄位語言
dc.contributor.authorYang, Ching-Weien_US
dc.contributor.authorSu, Pinen_US
dc.date.accessioned2014-12-08T15:35:20Z-
dc.date.available2014-12-08T15:35:20Z-
dc.date.issued2014-04-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2014.2308951en_US
dc.identifier.urihttp://hdl.handle.net/11536/23954-
dc.description.abstractThis brief investigates the random grain-boundary (GB)-induced variability in poly-crystalline silicon thin-film transistor for stackable NAND flash applications using 3-D Voronoi grain patterns. Compared with the 1-D and 2-D methods, the 3-D Voronoi grain can show a more realistic threshold-voltage variability when devices are downscaled along the channel height (Hch) direction. Therefore, a full 3-D consideration is needed when modeling the random GB-induced variation.en_US
dc.language.isoen_USen_US
dc.subject3-D NANDen_US
dc.subjectgrain boundary (GB)en_US
dc.subjectvariabilityen_US
dc.subjectVoronoien_US
dc.titleSimulation and Investigation of Random Grain-Boundary-Induced Variabilities for Stackable NAND Flash Using 3-D Voronoi Grain Patternsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2014.2308951en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume61en_US
dc.citation.issue4en_US
dc.citation.spage1211en_US
dc.citation.epage1214en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000333464000041-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000333464000041.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。