完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, Teng-Chieh | en_US |
dc.contributor.author | Huang, Po-Tsang | en_US |
dc.contributor.author | Wu, Shang-Lin | en_US |
dc.contributor.author | Chen, Kuan-Neng | en_US |
dc.contributor.author | Chiou, Jin-Chern | en_US |
dc.contributor.author | Chen, Kuo-Hua | en_US |
dc.contributor.author | Chiu, Chi-Tsung | en_US |
dc.contributor.author | Tong, Ho-Ming | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.date.accessioned | 2014-12-08T15:35:47Z | - |
dc.date.available | 2014-12-08T15:35:47Z | - |
dc.date.issued | 2013 | en_US |
dc.identifier.isbn | 978-1-4799-1471-5 | en_US |
dc.identifier.issn | 2163-4025 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/24166 | - |
dc.description.abstract | In this paper, an area-power-efficient 11-bit hybrid analog-to-digital converter (ADC) with delay-line enhanced tuning for neural sensing applications is presented. To reduce the total amount of capacitance, this hybrid ADC is composed of a coarse tune and a fine tune by 3-bit delay-lined-based ADC and 8-bit successive approximation register (SAR) ADC, respectively. The delay-lined-based ADC is designed to detect the three most significant bits by a modified vernier structure. To relax the accuracy requirement of the coarse tune, the lifting-based searching algorithm and re-comparison procedure are proposed for the fine tune. To further achieve energy saving, split capacitor array and self-timed control are utilized in the SAR ADC. Fabricated in TSMC 0.18 mu m CMOS technology, an ENOB of 10.4-bit at 8KS/s can be achieved with only 0.6 mu W power consumption and 0.032-mm(2) area. The FoM of this ADC is 49.4fJ/conversion-step. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Area-Power-Efficient 11-Bit SAR ADC with Delay-Line Enhanced Tuning for Neural Sensing Applications | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | 2013 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS) | en_US |
dc.citation.spage | 238 | en_US |
dc.citation.epage | 241 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000333256900058 | - |
顯示於類別: | 會議論文 |