完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChou, Fang-Tingen_US
dc.contributor.authorChen, Chia-Minen_US
dc.contributor.authorHung, Chung-Chihen_US
dc.date.accessioned2014-12-08T15:35:50Z-
dc.date.available2014-12-08T15:35:50Z-
dc.date.issued2014-05-01en_US
dc.identifier.issn0925-1030en_US
dc.identifier.urihttp://dx.doi.org/10.1007/s10470-014-0262-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/24217-
dc.description.abstractThis paper presents a high-speed, low-glitch, and low-power design for a 10-bit binary-weighted current-steering digital-to-analog converter (DAC). Instead of using large input buffers to drive a lot of current switches and re-timing latches, the proposed design uses variable-delay buffers with a compact layout to compensate for the delay difference among different bits, and to reduce glitch energy from 132 to 1.36 pV s during major code transitions. The measured spurious free dynamic range (SFDR) has been improved over 10 dB, as compared to DACs without variable-delay buffers. At 250 MS/s update rate, the proposed DAC achieves 56 dB SFDR for 0.67 MHz output frequency and 49 dB SFDR for 94 MHz output frequency with 50 Omega termination. For static performance, the measured integral nonlinearity (INL) and differential nonlinearity (DNL) is less than 1.6 and 1.8 LSB, respectively. The proposed DAC can be used in various applications in industry, including digital video, digital TV, wireless communication system, etc. This chip was implemented in TSMC 1P6M 0.18 mu m CMOS technology and dissipates 19 mW from a single 1.8 V power supply.en_US
dc.language.isoen_USen_US
dc.subjectDigital-to-analog converter (DAC)en_US
dc.subjectGlitch reductionen_US
dc.subjectBinary-weighteden_US
dc.subjectCurrent-steering DACen_US
dc.titleA low-glitch binary-weighted DAC with delay compensation schemeen_US
dc.typeArticleen_US
dc.identifier.doi10.1007/s10470-014-0262-8en_US
dc.identifier.journalANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSINGen_US
dc.citation.volume79en_US
dc.citation.issue2en_US
dc.citation.spage277en_US
dc.citation.epage289en_US
dc.contributor.department資訊工程學系zh_TW
dc.contributor.departmentDepartment of Computer Scienceen_US
dc.identifier.wosnumberWOS:000333611000009-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000333611000009.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。