標題: | Single-trap-induced random telegraph noise for FinFET, Si/Ge Nanowire FET, Tunnel FET, SRAM and logic circuits |
作者: | Fan, Ming-Long Yang, Shao-Yu Hu, Vita Pi-Ho Chen, Yin-Nien Su, Pin Chuang, Ching-Te 交大名義發表 National Chiao Tung University |
公開日期: | 1-Apr-2014 |
摘要: | In this paper, we comprehensively review the impacts of single-trap-induced random telegraph noise (RTN) on FinFET, Ge/Si Nanowire FET and Tunnel FET (TFET). The resulting influences on the thermionic-based current conduction such as FinFET, Si-NW FET and Ge-NW FET (at low drain bias) as well as interband tunneling dominated current conduction such as TFET and high-drain-biased Ge-NW FET are extensively addressed in device and circuit level. The location of the trap is shown to have profound impacts and the impacts vary with bias conditions and trap types. The worst-case analysis of the stability/performance and leakage/delay for all possible trapping/detrapping RTN combinations are investigated for FinFET, Si-/Ge-NW FETs and TFET based 6T/8T SRAM cells and logic circuits. (C) 2014 Elsevier Ltd. All rights reserved. |
URI: | http://dx.doi.org/10.1016/j.microrel.2013.12.026 http://hdl.handle.net/11536/24251 |
ISSN: | 0026-2714 |
DOI: | 10.1016/j.microrel.2013.12.026 |
期刊: | MICROELECTRONICS RELIABILITY |
Volume: | 54 |
Issue: | 4 |
起始頁: | 698 |
結束頁: | 711 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.