標題: On-Chip Transient Voltage Suppressor Integrated With Silicon-Based Transceiver IC for System-Level ESD Protection
作者: Chuang, Che-Hao
Ker, Ming-Dou
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Electrostatic discharge (ESD);RS232;silicon-controlled rectifier (SCR);transient voltage suppressor (TVS)
公開日期: 1-十月-2014
摘要: A novel on-chip transient voltage suppressor (TVS) integrated with the silicon-based transceiver IC has been proposed and verified in a 0.8 mu m bipolar CMOS DMOS (BCD) process for IEC 61000-4-2 system-level electrostatic discharge (ESD) protection. The structure of on-chip TVS is a high-voltage dual silicon-controlled rectifier (DSCR) with +/- 16 V of high holding voltage (Vh) under the evaluation of the transmission line pulsing (TLP) system with the pulse width of 100 ns. With the high holding current (Ih) of on-chip TVS, this design can pass +/- 200 mA latch-up testing. Therefore, the on-chip TVS can be safely applied to protect the RS232 transceiver with the signal level of +/- 15 V. The RS232 transceiver IC with on-chip TVS has been evaluated to pass the IEC61000-4-2 contact +/- 12 kV stress without any hardware damages and latch-up issue. Moreover, the proposed RS232 transceiver IC has been verified to well protect the system over the IEC 61000-4-2 contact +/- 20 kV stress (class B) in the notebook applications.
URI: http://dx.doi.org/10.1109/TIE.2013.2297292
http://hdl.handle.net/11536/24378
ISSN: 0278-0046
DOI: 10.1109/TIE.2013.2297292
期刊: IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS
Volume: 61
Issue: 10
起始頁: 5615
結束頁: 5621
顯示於類別:期刊論文


文件中的檔案:

  1. 000336208200049.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。