Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Hsiao, Yi-Hsuan | en_US |
dc.contributor.author | Lue, Hang-Ting | en_US |
dc.contributor.author | Chen, Wei-Chen | en_US |
dc.contributor.author | Chang, Kuo-Pin | en_US |
dc.contributor.author | Shih, Yen-Hao | en_US |
dc.contributor.author | Tsui, Bing-Yue | en_US |
dc.contributor.author | Hsieh, Kuang-Yeu | en_US |
dc.contributor.author | Lu, Chih-Yuan | en_US |
dc.date.accessioned | 2014-12-08T15:36:19Z | - |
dc.date.available | 2014-12-08T15:36:19Z | - |
dc.date.issued | 2014-06-01 | en_US |
dc.identifier.issn | 0018-9383 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TED.2014.2318716 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/24661 | - |
dc.description.abstract | The 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 3-D NAND Flash | en_US |
dc.subject | grain boundary | en_US |
dc.subject | grain boundary traps | en_US |
dc.subject | poly Si thin-film transistor (TFT) | en_US |
dc.subject | vertical gate (VG) | en_US |
dc.title | Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TED.2014.2318716 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON ELECTRON DEVICES | en_US |
dc.citation.volume | 61 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 2064 | en_US |
dc.citation.epage | 2070 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000338026200067 | - |
dc.citation.woscount | 0 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.