完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, Yi-Hsuanen_US
dc.contributor.authorLue, Hang-Tingen_US
dc.contributor.authorChen, Wei-Chenen_US
dc.contributor.authorChang, Kuo-Pinen_US
dc.contributor.authorShih, Yen-Haoen_US
dc.contributor.authorTsui, Bing-Yueen_US
dc.contributor.authorHsieh, Kuang-Yeuen_US
dc.contributor.authorLu, Chih-Yuanen_US
dc.date.accessioned2014-12-08T15:36:19Z-
dc.date.available2014-12-08T15:36:19Z-
dc.date.issued2014-06-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2014.2318716en_US
dc.identifier.urihttp://hdl.handle.net/11536/24661-
dc.description.abstractThe 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control.en_US
dc.language.isoen_USen_US
dc.subject3-D NAND Flashen_US
dc.subjectgrain boundaryen_US
dc.subjectgrain boundary trapsen_US
dc.subjectpoly Si thin-film transistor (TFT)en_US
dc.subjectvertical gate (VG)en_US
dc.titleModeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devicesen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2014.2318716en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume61en_US
dc.citation.issue6en_US
dc.citation.spage2064en_US
dc.citation.epage2070en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000338026200067-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000338026200067.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。