標題: Planar junctionless poly-Si thin-film transistors with single gate and double gate
作者: Chou, Chia-Hsin
Lee, I-Che
Lei, Dai-Che
Cheng, Huang-Chung
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-Jun-2014
摘要: In this letter, single-and double-gate (SG and DG) planar junctionless (JL) thin-film transistors fabricated via a simple process with an in situ-doped active layer is discussed. The DG structure demonstrated a superior subthreshold swing of 160mV/dec and a lower off-current of 1.3 x 10(-13)A than those of 329mV/dec and 2.1 x 10(-12)A for the SG structure, respectively. It contributes to the enhancement of the gate controllability and ultrathin channel. Consequently, the simple fabrication process of the DG JL device is suitable for future application on system-on-panel and three-dimensional integrated circuits. (C) 2014 The Japan Society of Applied Physics
URI: http://dx.doi.org/10.7567/JJAP.53.06JE07
http://hdl.handle.net/11536/24664
ISSN: 0021-4922
DOI: 10.7567/JJAP.53.06JE07
期刊: JAPANESE JOURNAL OF APPLIED PHYSICS
Volume: 53
Issue: 6
結束頁: 
Appears in Collections:Articles


Files in This Item:

  1. 000338439500026.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.