Full metadata record
DC FieldValueLanguage
dc.contributor.authorHuang, Kuan-Juen_US
dc.contributor.authorShih, Wei-Yehen_US
dc.contributor.authorChang, Jui Chungen_US
dc.contributor.authorFeng, Chih Weien_US
dc.contributor.authorFang, Wai-Chien_US
dc.date.accessioned2014-12-08T15:36:46Z-
dc.date.available2014-12-08T15:36:46Z-
dc.date.issued2013en_US
dc.identifier.isbn978-1-4577-0216-7en_US
dc.identifier.issn1557-170Xen_US
dc.identifier.urihttp://hdl.handle.net/11536/25134-
dc.description.abstractThis paper presents a pipeline VLSI design of fast singular value decomposition (SVD) processor for real-time electroencephalography (EEG) system based on on-line recursive independent component analysis (ORICA). Since SVD is used frequently in computations of the real-time EEG system, a low-latency and high-accuracy SVD processor is essential. During the EEG system process, the proposed SVD processor aims to solve the diagonal, inverse and inverse square root matrices of the target matrices in real time. Generally, SVD requires a huge amount of computation in hardware implementation. Therefore, this work proposes a novel design concept for data flow updating to assist the pipeline VLSI implementation. The SVD processor can greatly improve the feasibility of real-time EEG system applications such as brain computer interfaces (BCIs). The proposed architecture is implemented using TSMC 90 nm CMOS technology. The sample rate of EEG raw data adopts 128 Hz. The core size of the SVD processor is 580x580 um(2), and the speed of operation frequency is 20MHz. It consumes 0.774mW of power during the 8-channel EEG system per execution time.en_US
dc.language.isoen_USen_US
dc.titleA Pipeline VLSI Design of Fast Singular Value Decomposition Processor for Real-time EEG System Based on On-line Recursive Independent Component Analysisen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2013 35TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC)en_US
dc.citation.spage1944en_US
dc.citation.epage1947en_US
dc.contributor.department交大名義發表zh_TW
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentNational Chiao Tung Universityen_US
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000341702102106-
Appears in Collections:Conferences Paper