標題: | Study on ESD Protection Design with Stacked Low-Voltage Devices for High-Voltage Applications |
作者: | Dai, Chia-Tsen Ker, Ming-Dou 電機學院 College of Electrical and Computer Engineering |
公開日期: | 1-Jan-2014 |
摘要: | ESD protection with stacked low-voltage (LV) devices are proposed to form an area-efficient design for high-voltage (HV) applications in a 0.25-mu m HV BCD process. By using the stacked configuration, the LV devices can provide scalable triggering voltage (V-t1) and holding voltage (V-h) for various HV applications. Experimental results in silicon chip have verified that the stacked LV devices can exhibit a higher ESD robustness per unit layout area as comparing to the ESD clamp circuit with HV device. |
URI: | http://hdl.handle.net/11536/25275 |
ISBN: | 978-1-4799-3317-4 |
ISSN: | 1541-7026 |
期刊: | 2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM |
Volume: | |
Issue: | |
結束頁: | |
Appears in Collections: | Conferences Paper |