完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Yang, Hao-I | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2014-12-08T15:37:44Z | - |
dc.date.available | 2014-12-08T15:37:44Z | - |
dc.date.issued | 2011-01-01 | en_US |
dc.identifier.issn | 0026-2692 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.mejo.2010.08.020 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/25947 | - |
dc.description.abstract | This paper presents a detailed analysis on the impacts of various gate-oxide breakdown (BD) paths in column-based header- and footer-gated SRAMs. It is shown that with gate-oxide BD, the read static noise margin (RSNM) and write margin (WM) degrade in general. Pass-transistor gate-oxide BD between WL and BL is shown to degrade read/write margin and performance, and to affect other healthy cells along the same column as well. The effects of gate-to-source BD of cell transistors are shown to confine to the individual cells, while multiple cells suffering cell transistor drain-to-drain BD in a column could cumulatively affect VVDD (header structure) or VVSS (footer structure), thus influencing other cells in the same column. In particular, we show that the gate-oxide BD of the power-switches has severe and even detrimental effects on the margin, stability, and performance of the SRAM array. Several techniques to mitigate the power-switch gate-oxide BD have been evaluated, including adding a gate series resistance to the power-switch, dual threshold voltage power-switch, thick gate-oxide power-switch, and dual gate-oxide thickness (dual-T(OX)) power-switch. It is shown that the dual-Tox power-switch improves the time-to-dielectric-breakdown (7(BD)) of the power-switch while maintaining the performance without side effect. (C) 2010 Elsevier Ltd. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Gate-oxide breakdown | en_US |
dc.subject | Power-gating technology | en_US |
dc.subject | SRAM | en_US |
dc.title | Impacts of gate-oxide breakdown on power-gated SRAM | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1016/j.mejo.2010.08.020 | en_US |
dc.identifier.journal | MICROELECTRONICS JOURNAL | en_US |
dc.citation.volume | 42 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 101 | en_US |
dc.citation.epage | 112 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000286999400013 | - |
dc.citation.woscount | 0 | - |
顯示於類別: | 期刊論文 |