完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Shu-Yuen_US
dc.contributor.authorYu, Jui-Yuanen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:38:20Z-
dc.date.available2014-12-08T15:38:20Z-
dc.date.issued2010-12-01en_US
dc.identifier.issn1549-7747en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSII.2010.2087991en_US
dc.identifier.urihttp://hdl.handle.net/11536/26256-
dc.description.abstractThis brief presents an all digitally controlled oscillator (DCO) design with two newly proposed hysteresis delay cells (HDCs) for wireless body area network applications. According to circuit topologies, the two HDCs are defined as on-off and cascaded HDCs that provide various propagation delay values. These HDCs form a simple oscillator structure based on a power-of-2 delay stage DCO (P2-DCO) architecture. Each delay stage provides half of the delay of the previous delay stage in descending order, enabling low-power and small-area features. The P2-DCO is verified in a 90-nm CMOS technology for wide operating frequencies with area of 80 mu m x 80 mu m and least significant bit resolution of 2.05 ps. With a supply voltage of 1.0 V, the measured dynamic power values are 5.4 and 166 mu W at 3.4 and 163.2 MHz, respectively.en_US
dc.language.isoen_USen_US
dc.subjectDigitally controlled oscillator (DCO)en_US
dc.subjecthysteresis delay cell (HDC)en_US
dc.titleA Sub-10-mu W Digitally Controlled Oscillator Based on Hysteresis Delay Cell Topologies for WBAN Applicationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSII.2010.2087991en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFSen_US
dc.citation.volume57en_US
dc.citation.issue12en_US
dc.citation.spage951en_US
dc.citation.epage955en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000285356600007-
dc.citation.woscount3-
顯示於類別:期刊論文


文件中的檔案:

  1. 000285356600007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。