標題: | On-chip ESD protection design with substrate-triggered technique for mixed-voltage I/O circuits in subquarter-micrometer CMOS process |
作者: | Ker, MD Lin, KH Chuang, CH 電機學院 College of Electrical and Computer Engineering |
關鍵字: | electrostatic discharge (ESD);ESD protection circuit;mixed-voltage I/O circuits;substrate-triggered technique |
公開日期: | 1-十月-2004 |
摘要: | A new electrostatic discharge (ESD) protection design, by using the substrate-triggered stacked-nMOS device, is proposed to protect the mixed-voltage I/O circuits of CMOS ICs. The substrate-triggered technique is applied to lower the trigger voltage of the stacked-nMOS device to ensure effective ESD protection for the mixed-voltage I/O circuits. The proposed ESD protection circuit with the substrate-triggered technique is fully compatible to general CMOS process without causing the gate-oxide reliability problem. Without using the thick gate oxide, the new proposed design has been fabricated and verified for 2.5/3.3-V tolerant mixed-voltage I/O circuit in a 0.25-mum salicided CMOS process. The experimental results have confirmed that the human-body-model ESD level of the mixed-voltage I/O buffers can be successfully improved from the original 3.4 to 5.6 kV by using this new proposed ESD protection circuit. |
URI: | http://dx.doi.org/10.1109/TED.2004.835021 http://hdl.handle.net/11536/26352 |
ISSN: | 0018-9383 |
DOI: | 10.1109/TED.2004.835021 |
期刊: | IEEE TRANSACTIONS ON ELECTRON DEVICES |
Volume: | 51 |
Issue: | 10 |
起始頁: | 1628 |
結束頁: | 1635 |
顯示於類別: | 期刊論文 |