完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liao, Yuan-Hsin | en_US |
dc.contributor.author | Li, Gwo-Long | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.date.accessioned | 2014-12-08T15:38:37Z | - |
dc.date.available | 2014-12-08T15:38:37Z | - |
dc.date.issued | 2010 | en_US |
dc.identifier.isbn | 978-1-4244-5309-2 | en_US |
dc.identifier.issn | 0271-4302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/26421 | - |
dc.description.abstract | A high throughput context-based adaptive binary arithmetic coding (CABAC) decoding design with hybrid memory architecture for H.264/AVC is presented in this paper. To accelerate the decoding speed with hardware cost consideration, a new hybrid memory two-symbol parallel decoding technique is proposed. In addition, an efficient mathematical transform method is also proposed to further decrease the critical path of two-symbol binary arithmetic decoding procedure. The proposed architecture is implemented by UMC 90nm technology and experimental results show that our proposal can operate at 264 MHz with 42.37k gate count, and the throughput is 483.1 Mbins/sec, which surpasses previous design with 48.6% hardware cost saving. | en_US |
dc.language.iso | en_US | en_US |
dc.title | A High Throughput VLSI Design with Hybrid Memory Architecture for H.264/AVC CABAC Decoder | en_US |
dc.type | Article | en_US |
dc.identifier.journal | 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS | en_US |
dc.citation.spage | 2007 | en_US |
dc.citation.epage | 2010 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000287216002057 | - |
顯示於類別: | 會議論文 |