完整後設資料紀錄
DC 欄位語言
dc.contributor.authorCheng, SCen_US
dc.contributor.authorHang, HMen_US
dc.date.accessioned2014-12-08T15:01:24Z-
dc.date.available2014-12-08T15:01:24Z-
dc.date.issued1997-10-01en_US
dc.identifier.issn1051-8215en_US
dc.identifier.urihttp://dx.doi.org/10.1109/76.633491en_US
dc.identifier.urihttp://hdl.handle.net/11536/265-
dc.description.abstractThis paper presents an evaluation of several well-known block-matching motion estimation algorithms from a system-level very large scale integration (VLSI) design viewpoint, Because a straightforward block-matching algorithm (BMA) demands a very large amount of computing power, many fast algorithms have been developed, However, these fast algorithms are often designed to merely reduce arithmetic operations without considering their overall performance in VLSI implementation, In this paper, three criteria are used to compare various block-matching algorithms: 1) silicon area, 2) input/output requirement, and 3) image quality. A basic systolic array architecture is chosen to implement all the selected algorithms, The purpose of this study is to compare these representative BMA's using the aforementioned criteria. The advantages/disadvantages of these algorithms in terms of their hardware tradeoff are discussed. The methodology and results presented here provide useful guidelines to system designers in selecting a BMA for VLSI implementation.en_US
dc.language.isoen_USen_US
dc.subjectarchitecture mappingen_US
dc.subjectblock matchingen_US
dc.subjectmotion estimationen_US
dc.subjectMPEG-2en_US
dc.subjectsystolic arrayen_US
dc.titleA comparison of block-matching algorithms mapped to systolic-array implementationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/76.633491en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGYen_US
dc.citation.volume7en_US
dc.citation.issue5en_US
dc.citation.spage741en_US
dc.citation.epage757en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.department電信研究中心zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.contributor.departmentCenter for Telecommunications Researchen_US
dc.identifier.wosnumberWOS:A1997XY83400003-
dc.citation.woscount24-
顯示於類別:期刊論文


文件中的檔案:

  1. A1997XY83400003.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。