完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKER, MDen_US
dc.contributor.authorWU, CYen_US
dc.date.accessioned2014-12-08T15:04:11Z-
dc.date.available2014-12-08T15:04:11Z-
dc.date.issued1994-01-01en_US
dc.identifier.issn0038-1101en_US
dc.identifier.urihttp://dx.doi.org/10.1016/0038-1101(94)90098-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/2673-
dc.description.abstractA robust CMOS on-chip ESD protection circuit is proposed, which consists of four parasitic lateral SCR devices with low ESD trigger voltages to protect NMOS and PMOS devices of the internal circuits against the ESD pulses with both positive and negative polarities with respect to either VDD or VSS(GND) nodes. For each ESD stress with positive or negative polarity, there is an efficient and direct shunt path generated by the SCR low-impedance latching state to quickly bypass the ESD current. Thus, this four-SCR ESD protection circuit can perform very efficient protection in a small layout area. Since there is no diffusion or polysilicon resistor in the proposed ESD protection circuit, the RC delay between each U/O pad and its internal circuits is very low and high-speed applications are feasible. The experimental results show that this four-SCR protection circuit can successfully perform very effective protection against ESD damage. Moreover, the proposed ESD protection circuit is fully process-compatible with n-well or p-well CMOS and BiCMOS technologies.en_US
dc.language.isoen_USen_US
dc.titleCMOS ON-CHIP ELECTROSTATIC DISCHARGE PROTECTION CIRCUIT USING 4-SCR STRUCTURES WITH LOW ESD-TRIGGER VOLTAGEen_US
dc.typeArticleen_US
dc.identifier.doi10.1016/0038-1101(94)90098-1en_US
dc.identifier.journalSOLID-STATE ELECTRONICSen_US
dc.citation.volume37en_US
dc.citation.issue1en_US
dc.citation.spage17en_US
dc.citation.epage26en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1994MQ09900003-
dc.citation.woscount6-
顯示於類別:期刊論文