完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJiang, IHRen_US
dc.contributor.authorChang, YWen_US
dc.contributor.authorJou, JYen_US
dc.contributor.authorChao, KYen_US
dc.date.accessioned2014-12-08T15:39:16Z-
dc.date.available2014-12-08T15:39:16Z-
dc.date.issued2004-05-01en_US
dc.identifier.issn0278-0070en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCAD.2004.826582en_US
dc.identifier.urihttp://hdl.handle.net/11536/26817-
dc.description.abstractAs technology advances and the number of interconnections among modules rapidly increases, timing closure, and design convergence are the most important concerns. Hence, it is desirable to consider interconnect optimization as early as possible. Previous work for this issue can be classified into two directions: wire planning and buffer-block planning for interconnect-driven. floorplanning. Wire planning for interconnect-driven floorplanning does not consider buffer insertion, and buffer-block planning for interconnect-driven floorplanning cannot overcome the limitation of a bad initial floorplan. In this paper, we first address simultaneous floorplanning and buffer-block planning (i.e., integrating buffer-block planning into floorplanning) for interconnect optimization. We adopt simulated annealing to refine a floorplan so that buffers can be inserted more effectively. In each iteration, we construct a routing tree for each net, allocate buffers for all nets, introduce corresponding buffer blocks into the intermediate floorplan, and invoke Lagrangian relaxation to optimize area and satisfy timing requirements. Further, in order to reduce the problem size, we present supermodule partitioning which partitions modules into supermodules. Experimental results show that our method of integrating buffer-block planning into floorplanning can significantly improve the interconnect delay and reduce the number of buffers needed. Based on a set of MCNC benchmark circuits, our approach achieves an average success rate of 86.1% of nets meeting timing constraints, inserts only 272 buffers on average, and consumes an average extra area of only 0.28% over the given floorplan, compared with the average success rate of 62.6%, 1123 buffers, and extra area of 1.05% resulted from a famous recent work presented at ICCAD'99.en_US
dc.language.isoen_USen_US
dc.subjectfloorplanningen_US
dc.subjectinterconnect optimizationen_US
dc.subjectlayouten_US
dc.subjectphysical designen_US
dc.titleSimultaneous floorplan and buffer-block optimizationen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCAD.2004.826582en_US
dc.identifier.journalIEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMSen_US
dc.citation.volume23en_US
dc.citation.issue5en_US
dc.citation.spage694en_US
dc.citation.epage703en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000221216000008-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000221216000008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。