完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, JW | en_US |
dc.contributor.author | Li, YM | en_US |
dc.contributor.author | Chao, A | en_US |
dc.contributor.author | Tang, H | en_US |
dc.date.accessioned | 2014-12-08T15:39:22Z | - |
dc.date.available | 2014-12-08T15:39:22Z | - |
dc.date.issued | 2004-04-01 | en_US |
dc.identifier.issn | 0021-4922 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1143/JJAP.43.2302 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/26896 | - |
dc.description.abstract | An electrostatic discharge (ESD) under pad structure is proposed and demonstrated for the novel copper-low-K circuit design. By using this approach, the density of both devices and pads could be markedly improved; in a rough estimation, approximately five to twenty percent of the chip area could be saved. Moreover, tests of ESD, latch-up, and bond yield are performed and are found to be better than those of the conventional ones. The designed structure could be considered as a very effective achievement, and this is particularly true for the sub-0.1 mu m circuit with copper-low-K interconnections. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | copper-low K | en_US |
dc.subject | ESD | en_US |
dc.subject | protection under pad | en_US |
dc.subject | pad density | en_US |
dc.subject | sub-0.1 mu m CMOS | en_US |
dc.title | Electrostatic discharge protection under pad design for copper-low-K VLSI circuits | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1143/JJAP.43.2302 | en_US |
dc.identifier.journal | JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS | en_US |
dc.citation.volume | 43 | en_US |
dc.citation.issue | 4B | en_US |
dc.citation.spage | 2302 | en_US |
dc.citation.epage | 2305 | en_US |
dc.contributor.department | 友訊交大聯合研發中心 | zh_TW |
dc.contributor.department | D Link NCTU Joint Res Ctr | en_US |
dc.identifier.wosnumber | WOS:000221510800143 | - |
顯示於類別: | 會議論文 |