完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLee, JWen_US
dc.contributor.authorLi, YMen_US
dc.contributor.authorChao, Aen_US
dc.contributor.authorTang, Hen_US
dc.date.accessioned2014-12-08T15:39:22Z-
dc.date.available2014-12-08T15:39:22Z-
dc.date.issued2004-04-01en_US
dc.identifier.issn0021-4922en_US
dc.identifier.urihttp://dx.doi.org/10.1143/JJAP.43.2302en_US
dc.identifier.urihttp://hdl.handle.net/11536/26896-
dc.description.abstractAn electrostatic discharge (ESD) under pad structure is proposed and demonstrated for the novel copper-low-K circuit design. By using this approach, the density of both devices and pads could be markedly improved; in a rough estimation, approximately five to twenty percent of the chip area could be saved. Moreover, tests of ESD, latch-up, and bond yield are performed and are found to be better than those of the conventional ones. The designed structure could be considered as a very effective achievement, and this is particularly true for the sub-0.1 mu m circuit with copper-low-K interconnections.en_US
dc.language.isoen_USen_US
dc.subjectcopper-low Ken_US
dc.subjectESDen_US
dc.subjectprotection under paden_US
dc.subjectpad densityen_US
dc.subjectsub-0.1 mu m CMOSen_US
dc.titleElectrostatic discharge protection under pad design for copper-low-K VLSI circuitsen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1143/JJAP.43.2302en_US
dc.identifier.journalJAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERSen_US
dc.citation.volume43en_US
dc.citation.issue4Ben_US
dc.citation.spage2302en_US
dc.citation.epage2305en_US
dc.contributor.department友訊交大聯合研發中心zh_TW
dc.contributor.departmentD Link NCTU Joint Res Ctren_US
dc.identifier.wosnumberWOS:000221510800143-
顯示於類別:會議論文


文件中的檔案:

  1. 000221510800143.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。