標題: | Electrostatic discharge protection under pad design for copper-low-K VLSI circuits |
作者: | Lee, JW Li, YM Chao, A Tang, H 友訊交大聯合研發中心 D Link NCTU Joint Res Ctr |
關鍵字: | copper-low K;ESD;protection under pad;pad density;sub-0.1 mu m CMOS |
公開日期: | 1-Apr-2004 |
摘要: | An electrostatic discharge (ESD) under pad structure is proposed and demonstrated for the novel copper-low-K circuit design. By using this approach, the density of both devices and pads could be markedly improved; in a rough estimation, approximately five to twenty percent of the chip area could be saved. Moreover, tests of ESD, latch-up, and bond yield are performed and are found to be better than those of the conventional ones. The designed structure could be considered as a very effective achievement, and this is particularly true for the sub-0.1 mu m circuit with copper-low-K interconnections. |
URI: | http://dx.doi.org/10.1143/JJAP.43.2302 http://hdl.handle.net/11536/26896 |
ISSN: | 0021-4922 |
DOI: | 10.1143/JJAP.43.2302 |
期刊: | JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS |
Volume: | 43 |
Issue: | 4B |
起始頁: | 2302 |
結束頁: | 2305 |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.