完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, MNen_US
dc.contributor.authorWan, WWen_US
dc.contributor.authorChen, CYen_US
dc.contributor.authorLai, JHen_US
dc.contributor.authorLiang, JHen_US
dc.contributor.authorPan, FMen_US
dc.date.accessioned2014-12-08T15:39:46Z-
dc.date.available2014-12-08T15:39:46Z-
dc.date.issued2004en_US
dc.identifier.issn1099-0062en_US
dc.identifier.urihttp://hdl.handle.net/11536/27156-
dc.identifier.urihttp://dx.doi.org/10.1149/1.1667018en_US
dc.description.abstractWe have successfully employed scanning capacitance microscopy (SCM) operated under low photoperturbation to investigate electrical junction profiles in low-energy BF2+-implanted silicon wafers treated by various annealing sequences. Differential capacitance images reveal that rapid thermal annealing (RTA) followed by furnace annealing (FA) treatments (RTA+FA) can result in a narrower junction width and a shallower electrical junction depth than FA followed by RTA treatments (FA+RTA). Experimental results also indicate that the wider junction of the FA+RTA treated sample is due to the shallower concentrated distribution of electrically activated boron atoms upon annealing. Subtle correlations between electrical junctions and annealing conditions are discussed. (C) 2004 The Electrochemical Society.en_US
dc.language.isoen_USen_US
dc.titleInfluence of annealing sequence on p(+)/n junction images studied by scanning capacitance microscopyen_US
dc.typeArticleen_US
dc.identifier.doi10.1149/1.1667018en_US
dc.identifier.journalELECTROCHEMICAL AND SOLID STATE LETTERSen_US
dc.citation.volume7en_US
dc.citation.issue5en_US
dc.citation.spageG90en_US
dc.citation.epageG92en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.identifier.wosnumberWOS:000220130100017-
dc.citation.woscount1-
顯示於類別:期刊論文