完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Sheng-Wenen_US
dc.contributor.authorChen, Zong-Yien_US
dc.contributor.authorHung, Chung-Chihen_US
dc.contributor.authorChen, Chia-Minen_US
dc.date.accessioned2014-12-08T15:39:47Z-
dc.date.available2014-12-08T15:39:47Z-
dc.date.issued2010en_US
dc.identifier.isbn978-1-4244-7773-9en_US
dc.identifier.issn1548-3746en_US
dc.identifier.urihttp://hdl.handle.net/11536/27176-
dc.description.abstractA fourth-order feedforward continuous-time (CT) delta-sigma modulator is presented. The modulator takes an active-RC OpAmp as the first stage because of the high-linearity requirement, and the other three stages are composed by Gm-C integrators. In feedforward topology, a higher out-of-band NTF gain could be taken for better performance. As we know, the most important part in the feedforward CT Delta Sigma modulator is the summation circuit for the feedforward paths. The modulator uses a tuning adder, which we propose, to make sure the modulator can work correctly even under the influence of the process variation on resistors. Finally, the delta-sigma modulator is implemented in standard digital 0.18-mu m CMOS process, which achieves 57.84 dB SNDR over a 3MHz signal bandwidth at an OSR of 16.67. The power consumption of the CT delta-sigma modulator is 11.8 mW from the 1.8-V supply.en_US
dc.language.isoen_USen_US
dc.subjectcontinuous-timeen_US
dc.subjectdelta-sigmaen_US
dc.subjectmodulatoren_US
dc.titleA Fourth-Order FeedForward Continuous-Time Delta-Sigma ADC with 3MHz Bandwidthen_US
dc.typeArticleen_US
dc.identifier.journal53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMSen_US
dc.citation.spage33en_US
dc.citation.epage36en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000287099800009-
顯示於類別:會議論文