Full metadata record
DC FieldValueLanguage
dc.contributor.authorChen, Shih-Changen_US
dc.contributor.authorChien, Chao-Hsinen_US
dc.contributor.authorLou, Jen-Chungen_US
dc.date.accessioned2014-12-08T15:01:25Z-
dc.date.available2014-12-08T15:01:25Z-
dc.date.issued2008en_US
dc.identifier.issn1742-6588en_US
dc.identifier.urihttp://hdl.handle.net/11536/275-
dc.identifier.urihttp://dx.doi.org/10.1088/1742-6596/100/4/042045en_US
dc.description.abstractIn our study, we systematically investigated the behavior of charge trapping in P-MOSFETs with HfO(2)/SiON gate stack. We found that typical linear extrapolation does not work well for the lifetime extraction at normal operation condition since the polarity of dominant trapped charge in high-kappa dielectric is not the same at lower and higher stress voltage regimes. This phenomenon is considered the competition of hole trapping and electron trapping with respect to applied gate voltages. Besides, the results of AC stress reveal the distinct responses to electrons and holes. It indicates that electrons can easily follow the AC signal while holes seem to need more time for the response at AC stress.en_US
dc.language.isoen_USen_US
dc.titleImpact of Charge Trapping Effect on Negative Bias Temperature Instability in P-MOSFETs with HfO(2)/SiON Gate Stacken_US
dc.typeProceedings Paperen_US
dc.identifier.doi10.1088/1742-6596/100/4/042045en_US
dc.identifier.journalPROCEEDINGS OF THE 17TH INTERNATIONAL VACUUM CONGRESS/13TH INTERNATIONAL CONFERENCE ON SURFACE SCIENCE/INTERNATIONAL CONFERENCE ON NANOSCIENCE AND TECHNOLOGYen_US
dc.citation.volume100en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000275655200093-
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000275655200093.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.