標題: | Analysis and design of a new SRAM memory cell based on vertical lambda bipolar transistor |
作者: | Wang, SM Wu, CY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | negative-differential-resistance;lambda-bipolar-transistor;SRAM |
公開日期: | 1-Sep-2003 |
摘要: | A voltage-controlled negative-differential-resistance device using a merged integrated circuit of two n-channel enhancement-mode MOSFETs and a vertical NPN bipolar transistor, called vertical Lambda-bipolar-transistor (VLBT), is presented for memory application. The new VLBT structure has been developed and its characteristics are derived by a simple circuit model and device physics. A novel single-sided SRAM cell based on the proposed VLBT is presented. Due to the characteristics of the VLBT, it offers better static noise margin and larger driving capability as compared with conventional single-side CMOS memory cell. (C) 2003 Elsevier Science Ltd. All rights reserved. |
URI: | http://dx.doi.org/10.1016/S0026-2692(03)00129-0 http://hdl.handle.net/11536/27606 |
ISSN: | 0026-2692 |
DOI: | 10.1016/S0026-2692(03)00129-0 |
期刊: | MICROELECTRONICS JOURNAL |
Volume: | 34 |
Issue: | 9 |
起始頁: | 855 |
結束頁: | 863 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.