完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Kao, YH | en_US |
dc.contributor.author | Hsu, MT | en_US |
dc.contributor.author | Hsu, MC | en_US |
dc.contributor.author | Wu, PA | en_US |
dc.date.accessioned | 2014-12-08T15:40:33Z | - |
dc.date.available | 2014-12-08T15:40:33Z | - |
dc.date.issued | 2003-08-01 | en_US |
dc.identifier.issn | 0916-8524 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/27677 | - |
dc.description.abstract | The fully integrated LC voltage controlled oscillator by 0.35 mum CMOS technology is demonstrated. It has 2 GHz oscillation frequency, 23.58 mW power consumption under 3 V biased and 9.1% frequency tuning. The layout optimization method of inductor to increase quality factor and also to reduce phase noise is used. A general method is proposed which is capable of making an effective prediction of F, device excess noise number, and acquiring the phase noise of oscillators accurately. From this proposed method, the low phase noise by calculation is. attained. The phase noise of measured value which shows good match with calculating data is about -115.5dBc/Hz at off set frequency 600 kHz. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | voltage controlled oscillator (VCO) | en_US |
dc.subject | CMOS | en_US |
dc.subject | phase noise | en_US |
dc.subject | flicker noise | en_US |
dc.title | A systematic approach for low phase noise CMOS VCO design | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.journal | IEICE TRANSACTIONS ON ELECTRONICS | en_US |
dc.citation.volume | E86C | en_US |
dc.citation.issue | 8 | en_US |
dc.citation.spage | 1427 | en_US |
dc.citation.epage | 1432 | en_US |
dc.contributor.department | 傳播研究所 | zh_TW |
dc.contributor.department | Institute of Communication Studies | en_US |
dc.identifier.wosnumber | WOS:000184752700006 | - |
顯示於類別: | 會議論文 |