完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKao, YHen_US
dc.contributor.authorHsu, MTen_US
dc.contributor.authorHsu, MCen_US
dc.contributor.authorWu, PAen_US
dc.date.accessioned2014-12-08T15:40:33Z-
dc.date.available2014-12-08T15:40:33Z-
dc.date.issued2003-08-01en_US
dc.identifier.issn0916-8524en_US
dc.identifier.urihttp://hdl.handle.net/11536/27677-
dc.description.abstractThe fully integrated LC voltage controlled oscillator by 0.35 mum CMOS technology is demonstrated. It has 2 GHz oscillation frequency, 23.58 mW power consumption under 3 V biased and 9.1% frequency tuning. The layout optimization method of inductor to increase quality factor and also to reduce phase noise is used. A general method is proposed which is capable of making an effective prediction of F, device excess noise number, and acquiring the phase noise of oscillators accurately. From this proposed method, the low phase noise by calculation is. attained. The phase noise of measured value which shows good match with calculating data is about -115.5dBc/Hz at off set frequency 600 kHz.en_US
dc.language.isoen_USen_US
dc.subjectvoltage controlled oscillator (VCO)en_US
dc.subjectCMOSen_US
dc.subjectphase noiseen_US
dc.subjectflicker noiseen_US
dc.titleA systematic approach for low phase noise CMOS VCO designen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.journalIEICE TRANSACTIONS ON ELECTRONICSen_US
dc.citation.volumeE86Cen_US
dc.citation.issue8en_US
dc.citation.spage1427en_US
dc.citation.epage1432en_US
dc.contributor.department傳播研究所zh_TW
dc.contributor.departmentInstitute of Communication Studiesen_US
dc.identifier.wosnumberWOS:000184752700006-
顯示於類別:會議論文