標題: DiffServ edge routers over network processors: Implementation and evaluation
作者: Lin, YD
Lin, YN
Yang, SC
Lin, YS
資訊工程學系
Department of Computer Science
公開日期: 1-Jul-2003
摘要: Network processors are emerging as a programmable alternative to the traditional ASIC-based solutions in scaling up the data plane processing of network services. This work, rather than proposing new algorithms, illustrates the process of, and examines the performance issues in, prototyping a DiffServ edge router with IXP1200. The external benchmarks reveal that although the system can scale to wire speed of 1.8 Gb/s in simple IP forwarding, the throughput declines to 180-290 Mb/s when. DiffServ is performed due to the double bottlenecks of SRAM and microengines. Through internal benchmarks, the performance bottleneck was found to be able to shift from one place to another en different network services and algorithms. Most of the results reported here should be applicable to other NPs since they have similar architectures and components.
URI: http://dx.doi.org/10.1109/MNET.2003.1220693
http://hdl.handle.net/11536/27752
ISSN: 0890-8044
DOI: 10.1109/MNET.2003.1220693
期刊: IEEE NETWORK
Volume: 17
Issue: 4
起始頁: 28
結束頁: 34
Appears in Collections:Articles


Files in This Item:

  1. 000184256500008.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.