完整後設資料紀錄
DC 欄位語言
dc.contributor.authorTseng, Kai-Hsinen_US
dc.contributor.authorChuang, Hsiang-Tsungen_US
dc.contributor.authorTseng, Shao-Yenen_US
dc.contributor.authorFang, Wai-Chien_US
dc.date.accessioned2014-12-08T15:41:08Z-
dc.date.available2014-12-08T15:41:08Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-2781-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/27987-
dc.description.abstractIn this paper, a contention free algorithm for solving memory collision problem of parallel Turbo decoder architecture using the simulated annealing algorithm is presented. Furthermore, we proposed two area-efficient extrinsic memory schemes based on the parallel contention free Turbo decoder. One of the proposed schemes employs only multiple single port memories with one temporary buffer instead of the original dual port or two port memories and the other scheme further employs an additional non-linear extrinsic mapping architecture. The proposed schemes lead to approximately 37% and 46% memory area reduction, respectively, for 16-parallel Turbo decoder in comparison to the conventional dual port memory scheme under the UMC 0.13-mu m CMOS process.en_US
dc.language.isoen_USen_US
dc.titleAn Area-Efficient Parallel Turbo Decoder Based on Contention Free Algorithmen_US
dc.typeProceedings Paperen_US
dc.identifier.journal2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAMen_US
dc.citation.spage203en_US
dc.citation.epage206en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000271941200051-
顯示於類別:會議論文