標題: | A 6-GS/s, 6-bit, At-speed Testable ADC and DAC Pair in 0.13 mu m CMOS |
作者: | Ho, Chen-Kang Hong, Hao-Chiao 電控工程研究所 Institute of Electrical and Control Engineering |
關鍵字: | flash ADC;DAC;at-speed tests;GS/s |
公開日期: | 2009 |
摘要: | This paper demonstrates a 6-GS/s 6-bit flash ADC and current-steering DAC pair in 0.13 mu m CMOS. Averaging and interpolating techniques are applied to reduce the offsets and to save the power of the ADC. Current mode logics are used to achieve a high speed and to overcome the severe power bouncing issue. Design-for-testability circuits are added to conduct the at-speed tests by internally cascading the ADC and DAC. The cascaded ADC and DAC pair clocked at 6GHz achieves a 37.0 dB signal-to-noise ratio and a 26.0 dBc spurious-free dynamic range with the -1 dBFS, 502 MHz stimulus. The ADC and DAC consumes 655 mW and 115 mW from a 1.2-V supply, respectively. |
URI: | http://hdl.handle.net/11536/27998 |
ISBN: | 978-1-4244-2781-9 |
期刊: | 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM |
起始頁: | 207 |
結束頁: | 210 |
顯示於類別: | 會議論文 |