標題: | Inductance modeling for on-chip interconnects |
作者: | Tu, SW Shen, WZ Chang, YW Chen, TC Jou, JY 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | inductance;mutual inductance;self inductance;modeling;simulation;layout;interconnect |
公開日期: | 1-Apr-2003 |
摘要: | As the operation frequency reaches gigahertz in deep-submicron designs, the effects of inductance on noise and delay can no longer be neglected. Most of the previous works on inductance extraction are field-solvers, which are intrinsically more accurate but computationally expensive. Others focus on modeling the inductances of special routing topologies such as the bus structure. Therefore, it is not suitable to incorporate them on-line into a layout ( placement and routing) tool for inductance ( delay and noise) optimization. In this paper, we consider the overlapping of unequal wire lengths and dimensions to efficiently extract the loop inductance from the coplanar interconnect structure. The difference between our simulation results and the estimation values obtained by FastHenry [12] is within 10% for practical cases. In particular, our modeling is extremely efficient, and thus can be incorporated into a layout tool for inductance optimization. |
URI: | http://dx.doi.org/10.1023/A:1023425621006 http://hdl.handle.net/11536/27999 |
ISSN: | 0925-1030 |
DOI: | 10.1023/A:1023425621006 |
期刊: | ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING |
Volume: | 35 |
Issue: | 1 |
起始頁: | 65 |
結束頁: | 78 |
Appears in Collections: | Conferences Paper |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.