完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Li, YM | en_US |
dc.contributor.author | Lee, JW | en_US |
dc.contributor.author | Sze, SM | en_US |
dc.date.accessioned | 2014-12-08T15:41:11Z | - |
dc.date.available | 2014-12-08T15:41:11Z | - |
dc.date.issued | 2003-04-01 | en_US |
dc.identifier.issn | 0021-4922 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1143/JJAP.42.2152 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/28019 | - |
dc.description.abstract | In this study, an optimal anti-punch-through implant for electrostatic discharge (ESD) protection devices is investigated. By solving a two-dimensional (2D) hydrodynamic (HD) device model as well as a lattice temperature equation numerically, the current density, carrier temperature, and parasitic capacitance of four different device structures are analyzed and compared for suppressing short-channel effects, reducing device heating, and improving ESD robustness simultaneously. The structure difference among these four devices is the location of anti-punch-through implantation; that is: (a) the Type 1 device is the control device without anti-punch-through implantation; (b) the Type 2 device is the device with anti-punch-through implantation under the source/drain extension; (c) the Type 3 device, with anti-punch-through implantation under the deep source/drain junction; and (d) the Type 4 device, with anti-punch-through implantation surrounding all junctions. By comparing these four device structures, we find that the Type 4 device not only has a lower electron temperature (and hence good thermal immunity) but also has a larger current density under an applied high bias. Therefore, this device maintains a higher driving capacity without producing a higher amount of heat and is suitable for the ESD protection device application. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | ESD protection device | en_US |
dc.subject | anti-punch-through implant | en_US |
dc.subject | electron temperature | en_US |
dc.subject | 2D HD simulation | en_US |
dc.title | Optimization of the anti-punch-through implant for electrostatic discharge protection circuit design | en_US |
dc.type | Article; Proceedings Paper | en_US |
dc.identifier.doi | 10.1143/JJAP.42.2152 | en_US |
dc.identifier.journal | JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS | en_US |
dc.citation.volume | 42 | en_US |
dc.citation.issue | 4B | en_US |
dc.citation.spage | 2152 | en_US |
dc.citation.epage | 2155 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | 友訊交大聯合研發中心 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.contributor.department | D Link NCTU Joint Res Ctr | en_US |
dc.identifier.wosnumber | WOS:000183283700070 | - |
顯示於類別: | 會議論文 |