完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLi, YMen_US
dc.contributor.authorLee, JWen_US
dc.contributor.authorSze, SMen_US
dc.date.accessioned2014-12-08T15:41:11Z-
dc.date.available2014-12-08T15:41:11Z-
dc.date.issued2003-04-01en_US
dc.identifier.issn0021-4922en_US
dc.identifier.urihttp://dx.doi.org/10.1143/JJAP.42.2152en_US
dc.identifier.urihttp://hdl.handle.net/11536/28019-
dc.description.abstractIn this study, an optimal anti-punch-through implant for electrostatic discharge (ESD) protection devices is investigated. By solving a two-dimensional (2D) hydrodynamic (HD) device model as well as a lattice temperature equation numerically, the current density, carrier temperature, and parasitic capacitance of four different device structures are analyzed and compared for suppressing short-channel effects, reducing device heating, and improving ESD robustness simultaneously. The structure difference among these four devices is the location of anti-punch-through implantation; that is: (a) the Type 1 device is the control device without anti-punch-through implantation; (b) the Type 2 device is the device with anti-punch-through implantation under the source/drain extension; (c) the Type 3 device, with anti-punch-through implantation under the deep source/drain junction; and (d) the Type 4 device, with anti-punch-through implantation surrounding all junctions. By comparing these four device structures, we find that the Type 4 device not only has a lower electron temperature (and hence good thermal immunity) but also has a larger current density under an applied high bias. Therefore, this device maintains a higher driving capacity without producing a higher amount of heat and is suitable for the ESD protection device application.en_US
dc.language.isoen_USen_US
dc.subjectESD protection deviceen_US
dc.subjectanti-punch-through implanten_US
dc.subjectelectron temperatureen_US
dc.subject2D HD simulationen_US
dc.titleOptimization of the anti-punch-through implant for electrostatic discharge protection circuit designen_US
dc.typeArticle; Proceedings Paperen_US
dc.identifier.doi10.1143/JJAP.42.2152en_US
dc.identifier.journalJAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERSen_US
dc.citation.volume42en_US
dc.citation.issue4Ben_US
dc.citation.spage2152en_US
dc.citation.epage2155en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.department友訊交大聯合研發中心zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.contributor.departmentD Link NCTU Joint Res Ctren_US
dc.identifier.wosnumberWOS:000183283700070-
顯示於類別:會議論文


文件中的檔案:

  1. 000183283700070.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。