完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWang, KBen_US
dc.contributor.authorChia, TLen_US
dc.contributor.authorChen, Zen_US
dc.contributor.authorLou, DCen_US
dc.date.accessioned2014-12-08T15:41:16Z-
dc.date.available2014-12-08T15:41:16Z-
dc.date.issued2003-03-01en_US
dc.identifier.issn1016-2364en_US
dc.identifier.urihttp://hdl.handle.net/11536/28057-
dc.description.abstractThis work presents a novel parallel algorithm and architecture for finding connected components in an image. Simulation results indicate that the proposed algorithm has an execution time of N-2 +6N-4 cycles for an NxN image using an architecture containing 4 parallel processors. The proposed hardware can process a 128 x 128 image in 0.8574 ms and uses only 4 processors, compared to 0.85 ms and 128 processors for the work of Ranganathan et al. [14], and 94.6 ms and 16384 processors for the MPP [22]. Among the advantages of the novel architecture are modularity, expandability, regular data flow, and simple hardware. These properties are extremely desirable for VLSI implementations. Additionally, the execution time of the algorithm is independent of its image content; thus, it is quite flexible.en_US
dc.language.isoen_USen_US
dc.subjectconnected component labelingen_US
dc.subjectparallel algorithmen_US
dc.subjectparallel processingen_US
dc.subjectlinear arrayen_US
dc.subjectprocessing elementen_US
dc.titleParallel execution of a connected component labeling operation on a linear array architectureen_US
dc.typeArticleen_US
dc.identifier.journalJOURNAL OF INFORMATION SCIENCE AND ENGINEERINGen_US
dc.citation.volume19en_US
dc.citation.issue2en_US
dc.citation.spage353en_US
dc.citation.epage370en_US
dc.contributor.department資訊科學與工程研究所zh_TW
dc.contributor.departmentInstitute of Computer Science and Engineeringen_US
dc.identifier.wosnumberWOS:000181838400008-
dc.citation.woscount15-
顯示於類別:期刊論文


文件中的檔案:

  1. 000181838400008.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。