標題: | ON THE DESIGN OF VLSI ARRAYS FOR DISCRETE FOURIER-TRANSFORM |
作者: | LIU, CM JEN, CW 資訊工程學系 電子工程學系及電子研究所 Department of Computer Science Department of Electronics Engineering and Institute of Electronics |
關鍵字: | VSLI ARRAYS;SYSTOLIC ALGORITHMS;DISCRETE FOURIER TRANSFORM |
公開日期: | 1-八月-1992 |
摘要: | In this paper the design of VLSI arrays for discrete Fourier transform (DFT) is investigated through three topics: (i) algorithm exploitation, derivation and analysis, (ii) array realisation, and (iii) schemes to calculate arbitrarily long length DFT using a reasonable sized array. Four DFT systolic algorithms are examined and compared in terms of computing parallelism and computational complexity. Among the four algorithms, one is newly proposed. The new one exhibits much higher computing parallelism and lower computational complexity than the other three, but is applicable when the DFT length is prime. Based on the four algorithms, seven systolic arrays and seven two-level pipelined systolic arrays are devised. The outstanding features of these arrays are that the number of I/O channels is independent of the DFT length and the time overhead in manipulating consecutive data bundles are eliminated. Two schemes are presented to calculate long-length DFT using arrays with a reasonable number of processing elements. Performance of different algorithms, arrays and schemes is compared and summarised in six tables to serve as the selection criteria for different applications. |
URI: | http://hdl.handle.net/11536/3338 |
ISSN: | 0956-3768 |
期刊: | IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS |
Volume: | 139 |
Issue: | 4 |
起始頁: | 541 |
結束頁: | 552 |
顯示於類別: | 期刊論文 |