標題: | A FLEXIBLE PARALLEL ARCHITECTURE FOR RELAXATION LABELING ALGORITHMS |
作者: | LIN, SY CHEN, Z 交大名義發表 資訊工程學系 National Chiao Tung University Department of Computer Science |
公開日期: | 1-五月-1992 |
摘要: | The design of a flexible parallel architecture for both the discrete relaxation labeling (DRL) algorithm and the probabilistic relaxation labeling (PRL) algorithm is addressed. Through the analysis of parallelism in the computational models of both algorithms, the parallel execution of the algorithms on a flexible parallel architecture is presented. Three basic types of parallel operations are performed in the architecture: simultaneous, pipeline, and systolic. An illustrative example is used to show how the DRL algorithm can be executed on the parallel architecture. In doing so the processing element (PE) organization and the combiner organization of the architecture are described. The same architecture with programmable functional units is shown to be able to execute the PRL algorithm, too. The performance comparisons between the proposed architecture and some other existing ones are also given. |
URI: | http://dx.doi.org/10.1109/78.134485 http://hdl.handle.net/11536/3426 |
ISSN: | 1053-587X |
DOI: | 10.1109/78.134485 |
期刊: | IEEE TRANSACTIONS ON SIGNAL PROCESSING |
Volume: | 40 |
Issue: | 5 |
起始頁: | 1231 |
結束頁: | 1240 |
顯示於類別: | 期刊論文 |