完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiu, Po-Chunen_US
dc.contributor.authorChang, Hsie-Chiaen_US
dc.contributor.authorLee, Chen-Yien_US
dc.date.accessioned2014-12-08T15:41:18Z-
dc.date.available2014-12-08T15:41:18Z-
dc.date.issued2009en_US
dc.identifier.isbn978-1-4244-4355-0en_US
dc.identifier.issn1930-8833en_US
dc.identifier.urihttp://hdl.handle.net/11536/28098-
dc.description.abstractThe AES algorithm published in 2001 is now the most popular symmetric encryption algorithm. Several implementations have beed proposed but few of them considered the hardware cost and the throughput as a whole. This paper presents an AES core to be capable of both encryption and decryption with three different key lengths: 128-, 192-, and 256-bit. The overall hardware cost was optimized by a very compact on-the-fly key expansion unit and a highly integrated encryption/decryption datapath. The compact on-the-fly key expansion unit is achieved by sharing expansion processes of different key lengths. The integrated data datapath shares hardware resources between encryption and decryption. After manufactured in 90nm CMOS technology, the area of the chip is 15,577 equivalent gates with throughput up to 1.69 Gb/s operating at 131.8 MHz.en_US
dc.language.isoen_USen_US
dc.titleA 1.69 Gb/s Area-Efficient AES Crypto Core with Compact On-the-fly Key Expansion Uniten_US
dc.typeProceedings Paperen_US
dc.identifier.journal2009 PROCEEDINGS OF ESSCIRCen_US
dc.citation.spage405en_US
dc.citation.epage408en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000276195800093-
顯示於類別:會議論文