完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, SJen_US
dc.contributor.authorLee, CLen_US
dc.contributor.authorChen, JEen_US
dc.date.accessioned2014-12-08T15:41:44Z-
dc.date.available2014-12-08T15:41:44Z-
dc.date.issued2002-12-01en_US
dc.identifier.issn0923-8174en_US
dc.identifier.urihttp://dx.doi.org/10.1023/A:1020892721493en_US
dc.identifier.urihttp://hdl.handle.net/11536/28372-
dc.description.abstractSpecification reduction can reduce test time, consequently, test cost. In this paper, a methodology to reduce specifications during specification testing for analog circuit is proposed and demonstrated. It starts with first deriving relationships between specifications and parameter variations of the circuit-under-test (CUT) and then reduces specifications by considering bounds of parameter variations. A statistical approach by taking into account of circuit fabrication process fluctuation is also employed and the result shows that the specification reduction depends on the testing confidence. A continuous-time state-variable benchmark filter circuit is applied with this methodology to demonstrate the effectiveness of the approach.en_US
dc.language.isoen_USen_US
dc.subjectanalog testen_US
dc.subjecttest cost reductionen_US
dc.subjectspecification-based testen_US
dc.subjectfault-based testen_US
dc.titleStructural fault based specification reduction for testing analog circuitsen_US
dc.typeArticleen_US
dc.identifier.doi10.1023/A:1020892721493en_US
dc.identifier.journalJOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONSen_US
dc.citation.volume18en_US
dc.citation.issue6en_US
dc.citation.spage571en_US
dc.citation.epage581en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000178932300002-
dc.citation.woscount4-
顯示於類別:期刊論文


文件中的檔案:

  1. 000178932300002.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。