標題: Single-electron transistor structures based on silicon-on-insulator silicon nanowire fabrication by scanning probe lithography and wet etching
作者: Sheu, JT
You, KS
Wu, CH
Chang, KM
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-Nov-2002
摘要: We propose a promising fabrication technology for single-electron transistors based on a silicon-on-insulator (SOI) nanowire fabricated by scanning probe lithography and KOH wet etching. The 10-nm-wide and 10-nm-high silicon nanowire is defined by scanning probe lithography and KOH wet etching process technology. Along the [100] direction on a (100) SOI silicon wafer, local oxidation was performed in ambient using highly doped Si cantilevers with a resistivity of 0.01-0.0025 Omega cm and a commercial atomic force microscope/scanning tunneling microscope instrument. Using the oxide pattern as a Si etching mask, the Si substrate was dipped in aqueous KOH solution, in which unoxidized regions are selectively etched by aqueous KOH orientation-dependent etching. The silicon nanowire was obtained by well-controlled overetching of 34 wt % at 40 degreesC for 50 s. The top gate, back gates and contact pads were defined by photolithography and dry etching. Statistics showing the reproducibility of this technique are also demonstrated. (C) 2002 American Vacuum Society.
URI: http://dx.doi.org/10.1116/1.1523017
http://hdl.handle.net/11536/28417
ISSN: 1071-1023
DOI: 10.1116/1.1523017
期刊: JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B
Volume: 20
Issue: 6
起始頁: 2824
結束頁: 2828
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000180307300116.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.