標題: Fabrication of high performance low-temperature poly-Si thin-film transistors using a modulated process
作者: Fan, CL
Chen, MC
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
公開日期: 1-四月-2002
摘要: A modulated process (MP) for the fabrication of low temperature processed (LTP) polysilicon thin-film transistors (poly-Si TFTs) using fewer processing steps but resulting in improved performance is investigated in this study. The modulated process is characterized by combining the solid-phase crystallization (SPC) step and the implant annealing into a single annealing step processed after the source/drain implantation. This is to say that the processing step of SPC is omitted, such that the SPC and implant annealing are conducted simultaneously. In this way, the process time is substantially shortened and the device performance is significantly improved. The improvement of device performance is presumably attributed to the larger poly-Si grain in the channel region processed by the MP scheme. In addition, the MP samples have a better NH3-plasma passivation efficiency than the conventional process (CP) samples; this also implies that the MP samples contain larger grains in the channel regions than the CP samples. The electrical stress-induced degradation of device characteristics for the NH3-plasma passivated MP samples is attributed to the carrier-induced metastable defects in the channel region. (C) 2002 The Electrochemical Society.
URI: http://dx.doi.org/10.1149/1.1452123
http://hdl.handle.net/11536/28919
ISSN: 0013-4651
DOI: 10.1149/1.1452123
期刊: JOURNAL OF THE ELECTROCHEMICAL SOCIETY
Volume: 149
Issue: 4
起始頁: H93
結束頁: H97
顯示於類別:期刊論文


文件中的檔案:

  1. 000174499700058.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。