標題: Layout design to minimize voltage-dependent variation on input capacitance of an analog ESD protection circuit
作者: Ker, MD
Chen, TY
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: ESD;analog circuit;input capacitance
公開日期: 1-一月-2002
摘要: A design model to find the optimized device dimensions and layout spacings on the input ESD clamp devices is developed in this work to keep the total input capacitance almost constant, even if the analog signal has a varying input voltage. An analog ESD protection circuit has been designed to solve ESD protection challenge on the analog pins for high-frequency applications. The device dimension (W/L) of ESD protection device connected to the I/O pad can be reduced to only 50 mum/0.5 mum in a 0.35-mum silicided CMOS process, but it can sustain HBM (MM) ESD level up to 6 kV (400 V). With such a smaller device dimension, the input capacitance of this analog ESD protection circuit can be significantly reduced to only similar to0.4 pF for high-frequency applications. This input capacitance can be further reduced if the ESD protection devices are designed with smaller device dimensions. Moreover, by using the optimized layout design to draw the layout of ESD protection NMOS and PMOS devices, the voltage-dependent variation on input capacitance of this analog ESD protection circuit can be kept below 1% under an input voltage swing of 1 V. With such almost constant input capacitance, the nonlinear distortion causing by on-chip ESD protection circuit can be minimized for high-precision applications. (C) 2002 Elsevier Science B.V. All rights reserved.
URI: http://dx.doi.org/10.1016/S0304-3886(01)00154-1
http://hdl.handle.net/11536/29151
ISSN: 0304-3886
DOI: 10.1016/S0304-3886(01)00154-1
期刊: JOURNAL OF ELECTROSTATICS
Volume: 54
Issue: 1
起始頁: 73
結束頁: 93
顯示於類別:會議論文


文件中的檔案:

  1. 000173189800006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。