標題: | Hardware-efficient pipelined programmable FIR filter design |
作者: | Chang, TS Jen, CW 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-Nov-2001 |
摘要: | With the increasing demand for video-signal processing and transmission. high-speed programmable FIR filters are required for real-time processing. This paper presents a hardware-efficient pipelined FIR architecture with programmable coefficients. FIR operations are first reformulated into multi-bit DA form at an algorithm level. Then, at the architecture level, the (p, q) compressor, instead of Booth encoding or RAM implementation, is used for high-speed operation. Due to the simple architecture, we can easily pipeline the proposed FIR filter to the adder level and save up to half of the cost of previous designs without sacrificing performance. The presented design is useful for bit-parallel input design, which can save 36.7% of the area cost compared with previous approaches. |
URI: | http://dx.doi.org/10.1049/ip-cdt:20010726 http://hdl.handle.net/11536/29305 |
ISSN: | 1350-2387 |
DOI: | 10.1049/ip-cdt:20010726 |
期刊: | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES |
Volume: | 148 |
Issue: | 6 |
起始頁: | 227 |
結束頁: | 232 |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.