標題: | Delay-optimal technology mapping for hard-wired non-homogeneous FPGAs |
作者: | Chuang, HH Jou, JY Shung, CB 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
關鍵字: | technology mapping;FPGA;hard-wired;non-homogeneous;XC4000 |
公開日期: | 1-十二月-2000 |
摘要: | A delay-optimal technology mapping algorithm is developed on a general model of FPGA with hard-wired nonhomogeneous logic block architectures which is composed of different sizes of look-up tables (LUTs) hard-wired together. This architecture has the advantages of short delay of hard-wired connections and area-efficiency of nun-homogeneous structure. The Xilinx XC4000 is one commercial example, where two 4-LUTs are hard-wired to one 3-LUT. In this paper, we present a two-dimensional labeling approach and a level-2 node cut algorithm to handle the hard-wired feature. The experimental results show that our algorithm generates Favorable results for Xilinx XC4000 CLBs, Over a set of MCNC benchmarks. our algorithm produces results with 17% fewer CLB depth than that of FlowMap in similar CPU time on average, and with 4% fewer CLB depth than that of PDDMAP on average while PDDMAP needs 15 times more CPU time. |
URI: | http://hdl.handle.net/11536/30104 |
ISSN: | 0916-8508 |
期刊: | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES |
Volume: | E83A |
Issue: | 12 |
起始頁: | 2545 |
結束頁: | 2551 |
顯示於類別: | 期刊論文 |