完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Huang, HJ | en_US |
dc.contributor.author | Chen, KM | en_US |
dc.contributor.author | Chang, CY | en_US |
dc.contributor.author | Chen, LP | en_US |
dc.contributor.author | Huang, GW | en_US |
dc.contributor.author | Huang, TY | en_US |
dc.date.accessioned | 2014-12-08T15:44:54Z | - |
dc.date.available | 2014-12-08T15:44:54Z | - |
dc.date.issued | 2000-09-01 | en_US |
dc.identifier.issn | 0741-3106 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/30308 | - |
dc.description.abstract | P-channel MOS transistors with raised Si1-xGex and Si source/drain (S/D) structure selectively grown by ultra high vacuum chemical vapor deposition (UHVCVD) were fabricated for the first time. The impacts of Si1-xGex and Si epitaxial S/D layer on SID series resistance and drain current of p-channel transistors were studied. Our result show that the new device with Si1-xGex raised S/D layer depicts only half the value of the specific contact resistivity and S/D series resistance (R-SD), compared to the device with Si raised S/D layer. The improvement is even more dramatic, when comparing to the conventional device without any raised Sin layer i.e., R-SD of the new device with Si1-xGex raised S/D is only about one fourth the value of the conventional device. Moreover, the device with raised SiGe S/D structure produces a 29% improvement in transconductance (g(m)) at an effective channel length of 0.16 mu m, These performance improvements, together with several inherent advantages such as self-aligned selective epitaxial growth (SEG) nature and the resultant T-shaped gate structure, make the new device with raised Si1-xGex S/D structure very attractive for future sub-0.1 mu m p-channel MOS transistors. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | RSD MOSFET | en_US |
dc.subject | selective epitaxial growth | en_US |
dc.subject | source and drain series resistance (R-SD) | en_US |
dc.subject | strained Si1-xGex | en_US |
dc.subject | ultra high vacuum chemical vapor deposition | en_US |
dc.title | Reduction of source/drain series resistance and its impact on device performance for PMOS transistors with raised Si1-xGex source/drain | en_US |
dc.type | Article | en_US |
dc.identifier.journal | IEEE ELECTRON DEVICE LETTERS | en_US |
dc.citation.volume | 21 | en_US |
dc.citation.issue | 9 | en_US |
dc.citation.spage | 448 | en_US |
dc.citation.epage | 450 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000089132500010 | - |
dc.citation.woscount | 9 | - |
顯示於類別: | 期刊論文 |