完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, HJen_US
dc.contributor.authorChen, KMen_US
dc.contributor.authorChang, CYen_US
dc.contributor.authorChen, LPen_US
dc.contributor.authorHuang, GWen_US
dc.contributor.authorHuang, TYen_US
dc.date.accessioned2014-12-08T15:44:54Z-
dc.date.available2014-12-08T15:44:54Z-
dc.date.issued2000-09-01en_US
dc.identifier.issn0741-3106en_US
dc.identifier.urihttp://hdl.handle.net/11536/30308-
dc.description.abstractP-channel MOS transistors with raised Si1-xGex and Si source/drain (S/D) structure selectively grown by ultra high vacuum chemical vapor deposition (UHVCVD) were fabricated for the first time. The impacts of Si1-xGex and Si epitaxial S/D layer on SID series resistance and drain current of p-channel transistors were studied. Our result show that the new device with Si1-xGex raised S/D layer depicts only half the value of the specific contact resistivity and S/D series resistance (R-SD), compared to the device with Si raised S/D layer. The improvement is even more dramatic, when comparing to the conventional device without any raised Sin layer i.e., R-SD of the new device with Si1-xGex raised S/D is only about one fourth the value of the conventional device. Moreover, the device with raised SiGe S/D structure produces a 29% improvement in transconductance (g(m)) at an effective channel length of 0.16 mu m, These performance improvements, together with several inherent advantages such as self-aligned selective epitaxial growth (SEG) nature and the resultant T-shaped gate structure, make the new device with raised Si1-xGex S/D structure very attractive for future sub-0.1 mu m p-channel MOS transistors.en_US
dc.language.isoen_USen_US
dc.subjectRSD MOSFETen_US
dc.subjectselective epitaxial growthen_US
dc.subjectsource and drain series resistance (R-SD)en_US
dc.subjectstrained Si1-xGexen_US
dc.subjectultra high vacuum chemical vapor depositionen_US
dc.titleReduction of source/drain series resistance and its impact on device performance for PMOS transistors with raised Si1-xGex source/drainen_US
dc.typeArticleen_US
dc.identifier.journalIEEE ELECTRON DEVICE LETTERSen_US
dc.citation.volume21en_US
dc.citation.issue9en_US
dc.citation.spage448en_US
dc.citation.epage450en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000089132500010-
dc.citation.woscount9-
顯示於類別:期刊論文


文件中的檔案:

  1. 000089132500010.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。