Title: High-speed booth encoded parallel multiplier design
Authors: Yeh, WC
Jen, CW
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
Keywords: final adder;Booth encoding;multiple-level conditional-sum adder;and parallel multiplier
Issue Date: 1-Jul-2000
Abstract: This paper presents a design methodology for high-speed Booth encoded parallel multiplier. For partial product generation, we propose a new modified Booth encoding (MBE) scheme to improve the performance of traditional MBE schemes. For final addition, a new algorithm is developed to construct multiple-level conditional-sum adder (MLCSMA). The proposed algorithm can optimize final adder according to the given cell properties and input delay profile. Compared with a binary tree-based conditional-sum adder, the speed performance improvement is up to 25 percent. On average, the design developed herein reduces the total delay by 8 percent for parallel multiplier. The whole design has been verified by gate level simulation.
URI: http://hdl.handle.net/11536/30400
ISSN: 0018-9340
Journal: IEEE TRANSACTIONS ON COMPUTERS
Volume: 49
Issue: 7
Begin Page: 692
End Page: 701
Appears in Collections:Articles


Files in This Item:

  1. 000088843800008.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.