完整後設資料紀錄
DC 欄位語言
dc.contributor.authorWU, CPen_US
dc.contributor.authorLEE, CLen_US
dc.contributor.authorSHEN, WZen_US
dc.date.accessioned2014-12-08T15:04:35Z-
dc.date.available2014-12-08T15:04:35Z-
dc.date.issued1993-04-01en_US
dc.identifier.issn0956-3768en_US
dc.identifier.urihttp://hdl.handle.net/11536/3072-
dc.description.abstractThe paper presents a concept of single event equivalence to be used in the sequential circuit fault simulator. The concept dynamically identifies the equivalent faults for a simulated pattern. It combines advantages of the fanout-free region, critical path tracing and the dominator concept, which were applicable only to combinational circuit fault simulation. The implemented fault simulator, SEESIM, based on the concept, demonstrated a performance superior to that of a state-of-the-art concurrent fault simulator, and comparable to that of parallel-pattern single-fault propagation simulators. It requires a minimal amount of memory and, because of its simplicity, can be easily extended to multilogic or higher level simulation.en_US
dc.language.isoen_USen_US
dc.subjectFAULT SIMULATIONen_US
dc.subjectSINGLE-EVENT EQUIVALENCEen_US
dc.titleSEESIM - A FAST SYNCHRONOUS SEQUENTIAL-CIRCUIT FAULT SIMULATOR WITH SINGLE-EVENT EQUIVALENCEen_US
dc.typeArticleen_US
dc.identifier.journalIEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMSen_US
dc.citation.volume140en_US
dc.citation.issue2en_US
dc.citation.spage101en_US
dc.citation.epage105en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:A1993LF60700005-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. A1993LF60700005.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。