標題: Oscillation ring delay test for high performance microprocessors
作者: Wu, WC
Lee, CL
Wu, MS
Chen, JE
Abadir, MS
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: oscillation ring testing;delay fault testing;sensitized path;gate delay fault;robust path dealy fault;stuck at fault;hazard-free path delay fault;multiple reconvergent fanout;flunk lines
公開日期: 2000
摘要: This paper proposes a new test scheme, oscillation ring test, and its associated test circuit organization for delay fault testing for high performance microprocessors. For this test scheme, the outputs of the circuit under test are connected to its inputs to form oscillation rings and test vectors which sensitize circuit paths are sought to make the rings oscillate. High speed transition counters or oscillation detectors can then be used to detect whether the circuit is working normally or not. The sensitizable paths of oscillation rings cover all circuit lines, detecting all gate delay faults, a large part of hazard free robust path delay faults and all the stuck-at faults. It has the advantage of testing the circuit at the working speed of the circuit. Also, with some modification, the scheme can also be used to measure the maximum speed of the circuit. The scheme needs minimal simple added hardware, thus ideal for testing, embedded circuits and microprocessors.
URI: http://hdl.handle.net/11536/30850
ISSN: 0923-8174
期刊: JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS
Volume: 16
Issue: 1-2
起始頁: 147
結束頁: 155
Appears in Collections:Articles


Files in This Item:

  1. 000084828000012.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.