完整後設資料紀錄
DC 欄位語言
dc.contributor.authorChang, Mu-Tienen_US
dc.contributor.authorHuang, Po-Tsangen_US
dc.contributor.authorHwang, Weien_US
dc.date.accessioned2014-12-08T15:45:55Z-
dc.date.available2014-12-08T15:45:55Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-2596-9en_US
dc.identifier.urihttp://hdl.handle.net/11536/30887-
dc.description.abstractFirst-in first-out (FIFO) memories are widely used in SoC for data buffering and flow control. In this paper, a robust ultra-low power asynchronous FIFO memory is proposed. With self-adaptive power control and complementary power gating techniques, leakage power of the FIFO memory array is minimized. Moreover, with the proposed dual-V(T) 7T SRAM cell, the FIFO memory has improved stability under ultra-low voltage supply. Simulation results show that the proposed scheme has 16% to 94% power reduction over conventional designs. The proposed scheme is implemented in UMC 90nm CMOS technology under 0.5V supply voltage, with 1.39uW power consumption at 5MHz reading frequency and 200kHz writing frequency.en_US
dc.language.isoen_USen_US
dc.titleA ROBUST ULTRA-LOW POWER ASYNCHRONOUS FIFO MEMORY WITH SELF-ADAPTIVE POWER CONTROLen_US
dc.typeArticleen_US
dc.identifier.journalIEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGSen_US
dc.citation.spage175en_US
dc.citation.epage178en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000260931700037-
顯示於類別:會議論文