標題: | Hardware-efficient implementations for discrete function transforms using LUT-based FPGAs |
作者: | Chang, TS Jen, CW 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 1-十一月-1999 |
摘要: | The multiplier-free design of transforms implemented in LUT-based FPGAs is presented. To fit bit-level grain size in the FPGA device at algorithm level the authors use modified distributed arithmetic (DA) and a named adder-based DA to formulate bit-level transform expressions, then they further minimise hardware cost by the proposed vertical subexpression sharing. For implementation, the required input buffer design is also considered by employing FPGA device characteristics and cyclic formulation. The proposed design can offer savings in excess of two-thirds of hardware cost compared with ROM-based DA. |
URI: | http://dx.doi.org/10.1U49/ip-cdt:19990739 http://hdl.handle.net/11536/31002 |
ISSN: | 1350-2387 |
DOI: | 10.1U49/ip-cdt:19990739 |
期刊: | IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES |
Volume: | 146 |
Issue: | 6 |
起始頁: | 309 |
結束頁: | 315 |
顯示於類別: | 期刊論文 |