完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, KCen_US
dc.contributor.authorLee, CLen_US
dc.contributor.authorChen, JEen_US
dc.date.accessioned2014-12-08T15:46:07Z-
dc.date.available2014-12-08T15:46:07Z-
dc.date.issued1999-11-01en_US
dc.identifier.issn1016-2364en_US
dc.identifier.urihttp://hdl.handle.net/11536/31022-
dc.description.abstractThis paper presents a parallel pattern compiled code logic simulator which can handle the transport delay as well as the inertial delay of the logic gate. It uses Potential-Change Frame, incorporating inertial functions, to execute event-canceling operation of gates, thus eliminating the conventional time wheel mechanism. As a result, it can adopt the parallel pattern strategy to increase the simulation speed. Furthermore, it is a compiled code simulator, which further improves its performance. Experimental results show that it significantly surpasses the conventional time wheel event-driven simulator in terms of simulation speed. In addition, it is also found that a significant percentage (27%) of hazards can be eliminated when the effect of the inertial delay is considered in the simulation.en_US
dc.language.isoen_USen_US
dc.subjectlogic simulatoren_US
dc.subjectcompiled code simulationen_US
dc.subjectparallel patternen_US
dc.subjectinertial delay modelen_US
dc.subjectpotential change frameen_US
dc.titleA compiled-code parallel pattern logic simulator with inertial delay modelen_US
dc.typeArticleen_US
dc.identifier.journalJOURNAL OF INFORMATION SCIENCE AND ENGINEERINGen_US
dc.citation.volume15en_US
dc.citation.issue6en_US
dc.citation.spage885en_US
dc.citation.epage897en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000084134700007-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000084134700007.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。