完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Chen, JM | en_US |
dc.contributor.author | Wei, CH | en_US |
dc.date.accessioned | 2014-12-08T15:46:11Z | - |
dc.date.available | 2014-12-08T15:46:11Z | - |
dc.date.issued | 1999-10-01 | en_US |
dc.identifier.issn | 1350-2409 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1049/ip-cds:19990535 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/31061 | - |
dc.description.abstract | A simple real-time parallel architecture for CMOS VLSI implementation of a Ziv-Lempel data compression system is presented. This encoding system employs a linear systolic allay to find concurrently the matches between each input data character and its corresponding dictionary, and can easily achieve ideal compression ratio by cascading the chips of the encoding cell. A new encoding architecture is proposed to improve the encoding speed and reduce hardware complexity for the encoding cells. In addition, the number of memory accesses is reduced to save power consumption for high-speed applications. The encoder codes one character (more than eight bits) per encoding cycle. The clock rate by Verilog simulator can be constrained below 15ns using the Compass standard cell library for the 0.6 mu m CMOS process. | en_US |
dc.language.iso | en_US | en_US |
dc.title | VLSI design for high-speed LZ-based data compression | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1049/ip-cds:19990535 | en_US |
dc.identifier.journal | IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS | en_US |
dc.citation.volume | 146 | en_US |
dc.citation.issue | 5 | en_US |
dc.citation.spage | 268 | en_US |
dc.citation.epage | 278 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000084595900008 | - |
dc.citation.woscount | 10 | - |
顯示於類別: | 期刊論文 |